What you'll learn:
- Significance of verification
- Verification options, methodologies, approaches and plan
- Examples to practice on verification tool EDA Playground
- Testbench Fundamentals
- Writing your SystemVerilog code
- Various SystemVerilog Data Types including User Defined Data Types
- Procedural Statements
- Interface Concepts
This course is introduced for learners who wants to learn fundamental concepts of Verification and basic concepts of SystemVerilog. It is assumed that learner is aware of the Verilog hardware description language. In this course, learners will be introduced to why verification is to be done and what is verification. One of the verification language SystemVerilog constructs will be introduced. Layered testbench and its various components will be discussed. Learner's will also be introduced to various data types, procedural control statements and interfaces in SystemVerilog. Course is being taught with various examples and learner can monitor self-progress by attempting quiz and assignment in each section.